RADHARD 2023

Radiation Hardness Assurance

Abstract

On-chip infrastructure to leverage system reliability for space applications

Fabian Vargas

IHP - Leibniz Institute for High Performance Microelectronics Germany
vargas@computer.org

 

Abstract

Technology scaling, which made electronics accessible and affordable for almost everyone on the globe, has advanced IC and electronics since sixties. Nevertheless, it is well recognized that such scaling has introduced new (and major) reliability challenges to the semiconductor industry.

This tutorial describes on-chip rad-hard infrastructure such as sensors, self-adaptive fault resilience control logic [1,2] and dedicated HW redundancy under development at IHP Microelectronics to detect and correct single-event transients (SETs) in logic and predict aging [3,4] during IC lifetime. Single-event upsets (SEUs) can be detected and corrected for memory elements placed in logic, and detected, corrected and predicted at certain conditions for errors in SRAM.

Currently, this on-chip infrastructure is being implemented by IHP in different versions of a quad-core RISC-V processor and a European multi-channel beamforming core-chip, whose general architectures will be briefly described. Both ICs have been designed by using a CMOS 130nm rad-hard technology developed at IHP. If available by the date of the symposium, a demonstrator of the developed RISC-V processor (either running in a FPGA or implemented in the ASIC) and experimental results will be presented and discussed as well.

References

[1] J. Chen, M. Andjelkovic, A. Simevski, Y. Li, P. Skoncej and M. Krstic, "Design of SRAM-Based Low-Cost SEU Monitor for Self-Adaptive Multiprocessing Systems", 2019 22nd Euromicro Conference on Digital System Design (DSD), 2019, pp. 514-521, doi: 10.1109/DSD.2019.00080.
[2] J. Chen, T. Lange, M. Andjelkovic, A. Simevski, L. Lu and M. Krstic, "Solar Particle Event and Single Event Upset Prediction from SRAM-Based Monitor and Supervised Machine Learning", IEEE Transactions on Emerging Topics in Computing, vol. 10, no. 2, pp. 564-580, 1 April-June 2022, doi: 10.1109/TETC.2022.3147376.
[3] M. Valdés, J. Freijedo, M. J. Moure, J. J. Rodríguez-Andina, J. Semião; F. Vargas, I. C. Teixeira, J. P. Teixeira, "Programmable sensor for on-line checking of signal integrity in FPGA-based systems subject to aging effects", 2011 12th Latin American Test Workshop (LATW), 2011, pp. 1-7, doi: 10.1109/LATW.2011.5985926.
[4] M. D. Valdes-Peña, J. F. Freijedo, M. J. M. Rodríguez, J. J. Rodríguez-Andina, J. Semião, I. M. C. Teixeira, J. P. Teixeira, F. Vargas, "Design and Validation of Configurable Online Aging Sensors in Nanometer-Scale FPGAs", IEEE Transactions on Nanotechnology, vol. 12, no. 4, pp. 508-517, July 2013, doi: 10.1109/TNANO.2013.2253795.